

Data Sheet November 29, 2005 FN481.5

# General Purpose High Current NPN Transistor Array

The CA3083 is a versatile array of five high current (to 100mA) NPN transistors on a common monolithic substrate. In addition, two of these transistors ( $Q_1$  and  $Q_2$ ) are matched at low current (i.e., 1mA) for applications in which offset parameters are of special importance.

Independent connections for each transistor plus a separate terminal for the substrate permit maximum flexibility in circuit design.

# Ordering Information

| PART<br>NUMBER       | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE                               | PKG.<br>DWG. # |
|----------------------|-----------------|------------------------|---------------------------------------|----------------|
| CA3083               | CA3083          | -55 to 125             | 16 Ld PDIP                            | E16.3          |
| CA3083M96            | 3083            | -55 to 125             | 16 Ld SOIC Tape and<br>Reel           | M16.15         |
| CA3083MZ<br>(Note)   | 3083MZ          | -55 to 125             | 16 Ld SOIC (Pb-Free)                  | M16.15         |
| CA3083MZ96<br>(Note) | 3083MZ          | -55 to 125             | 16 Ld SOIC (Pb-Free)<br>Tape and Reel | M16.15         |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

### **Pinout**



### Features

| <ul> <li>High</li> </ul> | h I <sub>C</sub>                                | 100mA (Max) |
|--------------------------|-------------------------------------------------|-------------|
| • Low                    | v V <sub>CE sat</sub> (at 50mA)                 | 0.7V (Max)  |
| • Mat                    | tched Pair (Q <sub>1</sub> and Q <sub>2</sub> ) |             |
| - V                      | IO (V <sub>BE</sub> Match)                      | ±5mV (Max)  |
| - I <sub>I</sub>         | O (at 1mA)                                      | 2.5μA (Max) |

- 5 Independent Transistors Plus Separate Substrate Connection
- · Pb-Free Plus Anneal Available (RoHS Compliant)

# **Applications**

- Signal Processing and Switching Systems Operating from DC to VHF
- · Lamp and Relay Driver
- · Differential Amplifier
- · Temperature Compensated Amplifier
- · Thyristor Firing
- See Application Note AN5296 "Applications of the CA3018 Circuit Transistor Array" for Suggested Applications

#### Absolute Maximum Ratings

## 

### **Thermal Information**

| Thermal Resistance (Typical, Note 2)    | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------------|------------------------|------------------------|
| PDIP Package                            | 135                    | N/A                    |
| SOIC Package                            | 200                    | N/A                    |
| Maximum Power Dissipation (Any One Tra  | ansistor)              | 500mW                  |
| Maximum Junction Temperature (Plastic F | Package)               | 150°C                  |
| Maximum Storage Temperature Range       | 6                      | 65°C to 150°C          |
| Maximum Lead Temperature (Soldering 1   | 0s)                    | 300°C                  |
| (SOIC - Lead Tips Only)                 |                        |                        |

**Operating Conditions** 

Temperature Range.....-55°C to 125°C

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

- 1. The collector of each transistor of the CA3083 is isolated from the substrate by an integral diode. The substrate must be connected to a voltage which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the substrate Terminal (5) should be maintained at either DC or signal (AC) ground. A suitable bypass capacitor can be used to establish a signal ground.
- 2.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

**Electrical Specifications** 

For Equipment Design,  $T_A = 25$ °C

| PARAMETER                                                               | SYMBOL                                                                   | TEST CONDITIONS                                                 |                       | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------|------|------|------|-------|
| FOR EACH TRANSISTOR                                                     |                                                                          |                                                                 |                       |      |      |      |       |
| Collector-to-Base Breakdown Voltage                                     | V <sub>(BR)CBO</sub>                                                     | $I_C = 100\mu A, I_E = 0$                                       |                       | 20   | 60   | -    | V     |
| Collector-to-Emitter Breakdown Voltage                                  | V <sub>(BR)CEO</sub>                                                     | I <sub>C</sub> = 1mA, I <sub>B</sub> = 0                        |                       | 15   | 24   | -    | V     |
| Collector-to-Substrate Breakdown Voltage                                | V <sub>(BR)CIO</sub>                                                     | I <sub>CI</sub> = 100μA, I <sub>B</sub> = 0, I <sub>E</sub> = 0 |                       | 20   | 60   | -    | V     |
| Emitter-to-Base Breakdown Voltage                                       | nitter-to-Base Breakdown Voltage $V_{(BR)EBO}$ $I_E = 500\mu A, I_C = 0$ |                                                                 | 5                     | 6.9  | -    | V    |       |
| Collector-Cutoff-Current                                                | I <sub>CEO</sub>                                                         | V <sub>CE</sub> = 10V, I <sub>B</sub> = 0                       |                       | -    | -    | 10   | μА    |
| Collector-Cutoff-Current                                                | I <sub>CBO</sub>                                                         | V <sub>CB</sub> = 10V, I <sub>E</sub> = 0                       |                       | -    | -    | 1    | μА    |
| DC Forward-Current Transfer Ratio (Note 3) (Figure 1)                   | h <sub>FE</sub>                                                          | V <sub>CE</sub> = 3V                                            | I <sub>C</sub> = 10mA | 40   | 76   | -    |       |
|                                                                         |                                                                          |                                                                 | I <sub>C</sub> = 50mA | 40   | 75   | -    |       |
| Base-to-Emitter Voltage (Figure 2)                                      | V <sub>BE</sub>                                                          | V <sub>CE</sub> = 3V, I <sub>C</sub> = 10mA                     |                       | 0.65 | 0.74 | 0.85 | V     |
| Collector-to-Emitter Saturation Voltage (Figures 3, 4)                  | V <sub>CE SAT</sub>                                                      | I <sub>C</sub> = 50mA, I <sub>B</sub> = 5mA                     |                       | -    | 0.40 | 0.70 | V     |
| Gain Bandwidth Product                                                  | f <sub>T</sub>                                                           | V <sub>CE</sub> = 3V, I <sub>C</sub> = 10mA                     |                       | -    | 450  | -    | MHz   |
| FOR TRANSISTORS Q <sub>1</sub> AND Q <sub>2</sub> (As a Differential Am | plifier)                                                                 | 1                                                               |                       |      | 1    | ı    |       |
| Absolute Input Offset Voltage (Figure 6)                                | V <sub>IO</sub>                                                          | V <sub>CE</sub> = 3V, I <sub>C</sub> = 1mA                      |                       | -    | 1.2  | 5    | mV    |
| Absolute Input Offset Current (Figure 7)                                | I <sub>IO</sub>                                                          | V <sub>CE</sub> = 3V, I <sub>C</sub> = 1mA                      |                       | -    | 0.7  | 2.5  | μА    |

### NOTE:

3. Actual forcing current is via the emitter for this test.