

# 5.0 V, 16 Kbit (2 Kb x 8) TIMEKEEPER<sup>®</sup> SRAM

### Features

- Integrated, ultra low power SRAM, real time clock, and power-fail control circuit
- BYTEWIDE<sup>™</sup> RAM-like clock access
- BCD coded year, month, day, date, hours, minutes, and seconds
- Typical clock accuracy of ±1 minute a month, at 25°C
- Software controlled clock calibration for high accuracy applications
- Automatic power-fail chip deselect and WRITE protection
- WRITE protect voltages (Vara – Power-fail deselect)
  - $(V_{PFD} = Power-fail deselect voltage):$
  - M48T02:  $V_{CC}$  = 4.75 to 5.5 V 4.5 V  $\leq$  V\_{PFD}  $\leq$  4.75 V
  - M48T12: V<sub>CC</sub> = 4.5 to 5.5 V 4.2 V  $\leq$  V<sub>PFD</sub>  $\leq$  4.5 V
- Self-contained battery and crystal in the CAPHAT<sup>™</sup> DIP package
- Pin and function compatible with JEDEC standard 2 K x 8 SRAMs
- RoHS compliant
  - Lead-free second level interconnect



### 1 Description

The M48T02/12 TIMEKEEPER<sup>®</sup> RAM is a 2 Kb x 8 non-volatile static RAM and real time clock which is pin and functional compatible with the DS1642.

A special 24-pin, 600 mil DIP CAPHAT<sup>™</sup> package houses the M48T02/12 silicon with a quartz crystal and a long life lithium button cell to form a highly integrated battery backed-up memory and real-time clock solution.

The M48T02/12 button cell has sufficient capacity and storage life to maintain data and clock functionality for an accumulated time period of at least 10 years in the absence of power over the operating temperature range.

The M48T02/12 is a non-volatile pin and function equivalent to any JEDEC standard 2 Kb x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special WRITE timing or limitations on the number of WRITEs that can be performed.



Figure 1. Logic diagram

#### Table 1.Signal names

| A0-A10          | Address inputs        |
|-----------------|-----------------------|
| DQ0-DQ7         | Data inputs / outputs |
| Ē               | Chip enable           |
| G               | Output enable         |
| W               | WRITE enable          |
| V <sub>CC</sub> | Supply voltage        |
| V <sub>SS</sub> | Ground                |



The state of the eight three-state data I/O signals is controlled by  $\overline{E}$  and  $\overline{G}$ . If the outputs are activated before  $t_{AVQV}$ , the data lines will be driven to an indeterminate state until  $t_{AVQV}$ . If the address inputs are changed while  $\overline{E}$  and  $\overline{G}$  remain active, output data will remain valid for output data hold time ( $t_{AXQX}$ ) but will go indeterminate until the next address access.



Figure 4. Read mode AC waveforms

Note: WRITE enable  $(\overline{W}) = High$ .

#### Table 3. Read mode AC characteristics

|                   |                                         | M48T02/M48T12 |     |     |     |      |     |      |
|-------------------|-----------------------------------------|---------------|-----|-----|-----|------|-----|------|
| Symbol            | Parameter <sup>(1)</sup>                |               | -70 |     | 50  | -200 |     | Unit |
|                   |                                         |               | Мах | Min | Max | Min  | Мах |      |
| t <sub>AVAV</sub> | READ cycle time                         |               |     | 150 |     | 200  |     | ns   |
| t <sub>AVQV</sub> | Address valid to output valid           |               | 70  |     | 150 |      | 200 | ns   |
| t <sub>ELQV</sub> | Chip enable low to output valid         |               | 70  |     | 150 |      | 200 | ns   |
| t <sub>GLQV</sub> | Output enable low to output valid       |               | 35  |     | 75  |      | 80  | ns   |
| t <sub>ELQX</sub> | Chip enable low to output transition    | 5             |     | 10  |     | 10   |     | ns   |
| t <sub>GLQX</sub> | Output enable low to output transition  | 5             |     | 5   |     | 5    |     | ns   |
| t <sub>EHQZ</sub> | Chip enable high to output Hi-Z         |               | 25  |     | 35  |      | 40  | ns   |
| t <sub>GHQZ</sub> | Output enable high to output Hi-Z       |               | 25  |     | 35  |      | 40  | ns   |
| t <sub>AXQX</sub> | Address transition to output transition | 10            |     | 5   |     | 5    |     | ns   |

1. Valid for ambient operating temperature:  $T_A = 0$  to 70°C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).



|                   | able 4. White mode AC characteristics   |                      |     |      |     |      |     |      |
|-------------------|-----------------------------------------|----------------------|-----|------|-----|------|-----|------|
|                   |                                         | M48T02/M48T12        |     |      |     |      |     |      |
| Symbol            | Parameter <sup>(1)</sup>                | -7                   | 70  | -150 |     | -200 |     | Unit |
|                   |                                         | Min                  | Max | Min  | Max | Min  | Max |      |
| t <sub>AVAV</sub> | WRITE cycle time                        | 70                   |     | 150  |     | 200  |     | ns   |
| t <sub>AVWL</sub> | Address valid to WRITE enable low       | 0                    |     | 0    |     | 0    |     | ns   |
| t <sub>AVEL</sub> | Address valid to chip enable low        | 0                    |     | 0    |     | 0    |     | ns   |
| t <sub>WLWH</sub> | WRITE enable pulse width                | nable pulse width 50 |     | 90   |     | 120  |     | ns   |
| t <sub>ELEH</sub> | Chip enable low to chip enable high     | 55                   |     | 90   |     | 120  |     | ns   |
| t <sub>WHAX</sub> | WRITE enable high to address transition | 0                    |     | 10   |     | 10   |     | ns   |
| t <sub>EHAX</sub> | Chip enable high to address transition  | 0                    |     | 10   |     | 10   |     | ns   |
| t <sub>DVWH</sub> | Input valid to WRITE enable high        | 30                   |     | 40   |     | 60   |     | ns   |
| t <sub>DVEH</sub> | Input valid to chip enable high         | 30                   |     | 40   |     | 60   |     | ns   |
| t <sub>WHDX</sub> | WRITE enable high to input transition   | 5                    |     | 5    |     | 5    |     | ns   |
| t <sub>EHDX</sub> | Chip enable high to input transition    | 5                    |     | 5    |     | 5    |     | ns   |
| t <sub>WLQZ</sub> | WRITE enable low to output Hi-Z         |                      | 25  |      | 50  |      | 60  | ns   |
| t <sub>AVWH</sub> | Address valid to WRITE enable high      | 60                   |     | 120  |     | 140  |     | ns   |
| t <sub>AVEH</sub> | Address valid to chip enable high       | 60                   |     | 120  |     | 140  |     | ns   |
| t <sub>WHQX</sub> | WRITE enable high to output transition  | 5                    |     | 10   |     | 10   |     | ns   |

Table 4.Write mode AC characteristics

1. Valid for ambient operating temperature:  $T_A = 0$  to 70°C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

### 2.3 Data retention mode

With valid V<sub>CC</sub> applied, the M48T02/12 operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub> (max), V<sub>PFD</sub> (min) window. All outputs become high impedance, and all inputs are treated as "don't care."

Note: A power failure during a WRITE cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below  $V_{PFD}$  (min), the user can be assured the memory will be in a write protected state, provided the  $V_{CC}$  fall time is not less than  $t_F$  The M48T02/12 may respond to transient noise spikes on  $V_{CC}$  that reach into the deselect window during the time the device is sampling  $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended.

The power switching circuit connects external V<sub>CC</sub> to the RAM and disconnects the battery when V<sub>CC</sub> rises above V<sub>SO</sub>. As V<sub>CC</sub> rises, the battery voltage is checked. If the voltage is too low, an internal battery not oK (BOK) flag will be set. The BOK flag can be checked after power up. If the BOK flag is set, the first WRITE attempted will be blocked. The flag is automatically cleared after the first WRITE, and normal RAM operation resumes. *Figure 7 on page 11* illustrates how a BOK check routine could be structured.

For more information on a battery storage life refer to the application note AN1012.



## 4 Maximum ratings

Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Symbol                          | Parameter                                                 | Value     | Unit |
|---------------------------------|-----------------------------------------------------------|-----------|------|
| T <sub>A</sub>                  | Ambient operating temperature                             | 0 to 70   | °C   |
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> off, oscillator off) | -40 to 85 | °C   |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds                    | 260       | °C   |
| V <sub>IO</sub>                 | Input or output voltages                                  | -0.3 to 7 | V    |
| V <sub>CC</sub>                 | Supply voltage                                            | -0.3 to 7 | V    |
| Ι <sub>Ο</sub>                  | Output current                                            | 20        | mA   |
| PD                              | Power dissipation                                         | 1         | W    |

Table 6. Absolute maximum ratings

1. Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds).

**Caution:** Negative undershoots below –0.3 V are not allowed on any pin while in the battery backup mode.



### 5 DC and AC parameters

This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC characteristic tables are derived from tests performed under the measurement conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters.

| Parameter                                       | M48T02      | M48T12     | Unit |
|-------------------------------------------------|-------------|------------|------|
| Supply voltage (V <sub>CC</sub> )               | 4.75 to 5.5 | 4.5 to 5.5 | V    |
| Ambient operating temperature (T <sub>A</sub> ) | 0 to 70     | 0 to 70    | °C   |
| Load capacitance (CL)                           | 100         | 100        | pF   |
| Input rise and fall times                       | ≤ 5         | ≤ 5        | ns   |
| Input pulse voltages                            | 0 to 3      | 0 to 3     | V    |
| Input and output timing ref. voltages           | 1.5         | 1.5        | V    |

| Table 7. | Operating and AC measurement conditions |
|----------|-----------------------------------------|
|----------|-----------------------------------------|

Note:

Output Hi-Z is defined as the point where data is no longer driven.

### Figure 11. AC testing load circuit



#### Table 8. Capacitance

| Symbol                         | Parameter <sup>(1)(2)</sup> | Min | Max | Unit |
|--------------------------------|-----------------------------|-----|-----|------|
| C <sub>IN</sub>                | Input capacitance           |     | 10  | pF   |
| C <sub>IO</sub> <sup>(3)</sup> | Input / output capacitance  |     | 10  | pF   |

1. Effective capacitance measured with power supply at 5 V. Sampled only, not 100% tested.

2. At 25°C, f = 1 MHz.

3. Outputs deselected.



| Symbol                          | Parameter                     | Test condition <sup>(1)</sup>   | Min  | Max                   | Unit |
|---------------------------------|-------------------------------|---------------------------------|------|-----------------------|------|
| I <sub>LI</sub>                 | Input leakage current         | $0V \le V_{IN} \le V_{CC}$      |      | ±1                    | μA   |
| I <sub>LO</sub> <sup>(2)</sup>  | Output leakage current        | $0V \le V_{OUT} \le V_{CC}$     |      | ±1                    | μA   |
| I <sub>CC</sub>                 | Supply current                | Outputs open                    |      | 80                    | mA   |
| I <sub>CC1</sub> <sup>(3)</sup> | Supply current (standby) TTL  | $\overline{E} = V_{IH}$         |      | 3                     | mA   |
| I <sub>CC2</sub> <sup>(3)</sup> | Supply current (standby) CMOS | $\overline{E} = V_{CC} - 0.2 V$ |      | 3                     | mA   |
| V <sub>IL</sub>                 | Input low voltage             |                                 | -0.3 | 0.8                   | V    |
| V <sub>IH</sub>                 | Input high voltage            |                                 | 2.2  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>OL</sub>                 | Output low voltage            | I <sub>OL</sub> = 2.1 mA        |      | 0.4                   | V    |
| V <sub>OH</sub>                 | Output high voltage           | I <sub>OH</sub> = -1 mA         | 2.4  |                       | V    |

#### Table 9.DC characteristics

1. Valid for ambient operating temperature:  $T_A = 0$  to 70°C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

2. Outputs deselected.

3. Measured with control bits set as follows: R = '1'; W, ST, FT = '0.'





Note: Inputs may or may not be recognized at this time. Caution should be taken to keep  $\overline{E}$  high as  $V_{CC}$  rises past  $V_{PFD}$  (min). Some systems may perform inadvertent WRITE cycles after  $V_{CC}$  rises above  $V_{PFD}$  (min) but before normal system operations begin. Even though a power on reset is being applied to the processor, a reset condition may not occur until after the system clock is running.

57

| Symbol                         | Parameter <sup>(1)</sup>                                                     | Min | Max | Unit |
|--------------------------------|------------------------------------------------------------------------------|-----|-----|------|
| t <sub>PD</sub>                | $\overline{E}$ or $\overline{W}$ at $V_{IH}$ before power down               | 0   |     | μs   |
| t <sub>F</sub> <sup>(2)</sup>  | $V_{PFD}$ (max) to $V_{PFD}$ (min) $V_{CC}$ fall time                        | 300 |     | μs   |
| t <sub>FB</sub> <sup>(3)</sup> | $V_{PFD}$ (min) to $V_{SS}$ $V_{CC}$ fall time                               | 10  |     | μs   |
| t <sub>R</sub>                 | $V_{PFD}$ (min) to $V_{PFD}$ (max) $V_{CC}$ rise time                        | 0   |     | μs   |
| t <sub>RB</sub>                | $t_{RB}$ V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> rise time |     |     | μs   |
| t <sub>rec</sub>               | $\overline{E}$ or $\overline{W}$ at $V_{IH}$ before power-up                 | 2   |     | ms   |

Table 10. Power down/up AC characteristics

1. Valid for ambient operating temperature:  $T_A = 0$  to 70°C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

2.  $V_{PFD}$  (max) to  $V_{PFD}$  (min) fall time of less than  $t_F$  may result in deselection/write protection not occurring until 200 µs after  $V_{CC}$  passes  $V_{PFD}$  (min).

3.  $V_{\text{PFD}}$  (min) to  $V_{\text{SS}}$  fall time of less than  $t_{\text{FB}}$  may cause corruption of RAM data.

| Symbol                                     | Parameter <sup>(1)(2)</sup>       |        | Min | Тур | Max  | Unit  |  |  |
|--------------------------------------------|-----------------------------------|--------|-----|-----|------|-------|--|--|
| V <sub>PFD</sub> Power-fail deselect volta | Power fail decelect veltage       | M48T02 | 4.5 | 4.6 | 4.75 | V     |  |  |
|                                            | M48T1                             |        | 4.2 | 4.3 | 4.5  | V     |  |  |
| V <sub>SO</sub>                            | Battery backup switchover voltage |        |     | 3.0 |      | V     |  |  |
| t <sub>DR</sub> <sup>(3)</sup>             | Expected data retention time      |        | 10  |     |      | YEARS |  |  |

Table 11. Power down/up trip points DC characteristics

1. All voltages referenced to  $V_{SS}$ .

2. Valid for ambient operating temperature:  $T_A = 0$  to 70°C;  $V_{CC} = 4.75$  to 5.5 V or 4.5 to 5.5 V (except where noted).

3. At  $25^{\circ}$ C; V<sub>CC</sub> = 0 V.





## 6 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.





Note:

Drawing is not to scale.

|      |     | <u> </u> | <b>,</b> |     | , p    |       |  |
|------|-----|----------|----------|-----|--------|-------|--|
| Symb |     | mm       |          |     | inches | ies   |  |
| Symb | Тур | Min      | Max      | Тур | Min    | Max   |  |
| А    |     | 8.89     | 9.65     |     | 0.350  | 0.380 |  |
| A1   |     | 0.38     | 0.76     |     | 0.015  | 0.030 |  |
| A2   |     | 8.38     | 8.89     |     | 0.330  | 0.350 |  |
| В    |     | 0.38     | 0.53     |     | 0.015  | 0.021 |  |
| B1   |     | 1.14     | 1.78     |     | 0.045  | 0.070 |  |
| С    |     | 0.20     | 0.31     |     | 0.008  | 0.012 |  |
| D    |     | 34.29    | 34.80    |     | 1.350  | 1.370 |  |
| Е    |     | 17.83    | 18.34    |     | 0.702  | 0.722 |  |
| e1   |     | 2.29     | 2.79     |     | 0.090  | 0.110 |  |
| e3   |     | 25.15    | 30.73    |     | 0.990  | 1.210 |  |
| eA   |     | 15.24    | 16.00    |     | 0.600  | 0.630 |  |
| L    |     | 3.05     | 3.81     |     | 0.120  | 0.150 |  |
| Ν    |     | 24       | •        |     | 24     | •     |  |

| Table 12. | PCDIP24 – 24- | pin plastic DIP | battery CAPHAT™ | , package mech. data |
|-----------|---------------|-----------------|-----------------|----------------------|
|           |               |                 |                 |                      |

## 7 Part numbering



blank = ECOPACK<sup>®</sup> package, tubes

For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you.

